Author Correction: Hybrid CMOS-Memristor synapse circuits for implementing Ca ion-based plasticity model
Sci Rep
.
2024 Sep 5;14(1):20719.
doi: 10.1038/s41598-024-70848-y.
Authors
Jae Gwang Lim
1
2
,
Sung-Jae Park
1
3
,
Sang Min Lee
1
3
,
Yeonjoo Jeong
1
,
Jaewook Kim
1
,
Suyoun Lee
1
,
Jongkil Park
1
,
Gyu Weon Hwang
1
,
Kyeong-Seok Lee
1
,
Seongsik Park
1
,
Hyun Jae Jang
1
,
Byeong-Kwon Ju
4
5
,
Jong Keuk Park
6
,
Inho Kim
7
Affiliations
1
Center for Semiconductor Technology, Korea Institute of Science and Technology, Seoul, 02792, South Korea.
2
School of Electrical Engineering, Korea University, Seoul, 02841, South Korea.
3
Department of Micro/Nano Systems, Korea University, Seoul, 02841, South Korea.
4
School of Electrical Engineering, Korea University, Seoul, 02841, South Korea. bkju@korea.ac.kr.
5
Department of Micro/Nano Systems, Korea University, Seoul, 02841, South Korea. bkju@korea.ac.kr.
6
Center for Semiconductor Technology, Korea Institute of Science and Technology, Seoul, 02792, South Korea. jokepark@kist.re.kr.
7
Center for Semiconductor Technology, Korea Institute of Science and Technology, Seoul, 02792, South Korea. inhok@kist.re.kr.
PMID:
39237624
PMCID:
PMC11377711
DOI:
10.1038/s41598-024-70848-y
No abstract available
Publication types
Published Erratum